www.design-reuse-china.com
搜索,选择,比较,与提供商进行安全高效的联系
You are here : design-reuse-china.com  > Embedded Processing  > DSP Core

ARC VPX2, VPX3, and VPX5 DSP Processors

All Silicon IP All Verification IP

Overview

Synopsys ARC® VPX DSP IP is a family of VLIW/SIMD processors targeting a broad range of signal processing applications, from always-on devices to automotive ADAS to communications and high-performance computing.

The VPX Family supports multiple vector lengths and core configurations:

  • 128-bit vector word – VPX2 (single core), VPX2x2 (dual core)
  • 256-bit vector word – VPX3 (single core), VPX3x2 (dual core)
  • 512-bit vector word – VPX5 (single core), VPX5x2 (dual core), VPX5x4 (quad core)

VPX DSP processors feature a 4-way VLIW architecture optimally balanced to achieve high performance with low power consumption. Each VPX DSP core integrates a high-performance 32-bit scalar pipeline and a multi-slot vector processing unit supporting 8-bit, 16-bit, and 32-bit SIMD computations. Each VPX DSP core is capable of executing one scalar and three vector instructions per cycle. The VPX DSPs are supported by configurable instruction and data caches for scalar operations and vector closely-coupled memory (VCCM) with single cycle access for vector processing. Like all ARC processors, the VPX DSPs are highly scalable and configurable, enabling users to tailor them to meet specific performance-power-area (PPA) requirements.

Each VPX DSP core has up to three parallel floating-point processing pipelines, including two optional IEEE-754 compliant vector floating point units that support both full- (32-bit) and half- (16-bit) precision floating point operations. The VPX cores also have the option to add a dedicated vector floating point pipe that accelerates an extensive set of linear and non-linear algebra math functions including div, √x, 1/√x, sin(x), cos(x), log_2 (x), 2^x, and e^x.

To speed application software development, the VPX Family is supported by Synopsys' ARC MetaWare tools, which provide a comprehensive and vector-length agnostic software programming environment that enables code portability among all members of the VPX family. The tool suite includes an optimizing C/C++ vector compiler, debugger, instruction set simulator, as well as vector-based DSP, machine learning inference and linear algebra libraries.

业务合作

广告发布

访问我们的广告选项

添加产品

供应商免费录入产品信息

点击此处了解更多关于D&R的隐私政策

© 2023 Design And Reuse

版权所有

本网站的任何部分未经Design&Reuse许可,
不得复制,重发, 转载或以其他方式使用。