www.design-reuse-china.com
搜索,选择,比较,与提供商进行安全高效的联系
Design & Reuse We Chat
D&R中国官方微信公众号,
关注获取最新IP SOC业界资讯

eDisplay Port / Display Port v1.4 Tx PHY and Controller IP in 40ULP and 12FFC process nodes for lagless and pure UHD Displays is available for immediate licensing

February 2, 2022 – T2MIP, the global independent semiconductor IP Cores provider & Technology experts, is pleased to announce the immediate availability of its partner’s VESA standard eDisplay Port / Display Port v1.4 Tx Controller and matching PHY IP Cores in 40nm ULP and 12nm FFC which are silicon proven in major Fabs with high efficiency and low power consumption.

eDisplay Port / Display Port v1.4 Tx Controller and matching PHY IP which was developed to topple the older DVI, VGA and other standards has brought forward new prospects in Display applications. With the T2M-IP DisplayPort version 1.4 compliant transmitter PHY supporting 1.62Gbps (RBR) to 8.1Gbps (HBR3) bit rate. Equipped with configurable analog characteristics such as integrated 100-ohm termination resistors with common-mode biasing and Integrated equalizer with tunable strength, at about 1.8V/0.9V power supply makes it powerful, yet less energy consuming.

eDisplay Port / Display Port v1.4 Tx Controller and matching PHY IP’s packetized data transmission allows higher resolution using fewer pins. Along with supports for HDCP1.4, HDCP2.2 and with DSC’s bandwidth reduction, the DisplayPort 1.4 standard can be used to transport Ultra High Definition (UHD) and High Dynamic Range (HDR) video streams across a single DisplayPort interface for high end display applications with 8K resolution.

eDP version 1.4a / DP version 1.4 compliant transmitter supports Forward Error Correction and Consists of configurable (4/2/1) link channels and one AUX channel that makes it flexible for use with added benefit of backward compatibility. It also supports 1.62/2.7/5.4/8.1Gbps (HBR3) bit rate and all recommended link rate. It supports main link operation with 1 or 2 or 4 lanes, which can in turn facilitate support for: · Default and Enhanced Framing Mode · SST mode · Normal and Alternate Scrambler Seed Reset. Our IP Core also comes with Configuration registers programmable via AMBA interface.



eDisplay Port / Display Port v1.4 IP Cores

eDisplay Port / Display Port v1.4 Tx Controller and PHY IP with a clear lossless video compression technology that multiplies the DisplayPort data transfer capacity has been used in semiconductor industry’s computing, digital displays, monitors, TVs and other consumer electronics. …

In addition to Display Port/eDisplay Port IP Cores, T2M‘s broad silicon Interface IP Core Portfolio includes USB, HDMI, MIPI (CSI, DSI, UniPro, UFS, Soundwire, I3C), PCIe, DDR, 10/100/1000 Ethernet, V by One, programmable SerDes, Serial ATA and many more, available in major Fabs in process geometries as small as 7nm. They can also be ported to other foundries and leading-edge processes nodes on request.

Availability: These Semiconductor Interface IP Cores are available for immediate licensing either stand alone or with pre-integrated Controllers and PHYs. For more information on licensing options and pricing please drop a request / MailTo

About T2M: T2MIP is the global independent semiconductor technology experts, supplying complex semiconductor IP Cores, Software, KGD and disruptive technologies enabling accelerated development of your Wearables, IOT, Communications, Storage, Servers, Networking, TV, STB and Satellite SoCs. For more information, please visit: www.t-2-m.com

 Back

业务合作

广告发布

访问我们的广告选项

添加产品

供应商免费录入产品信息

© 2023 Design And Reuse

版权所有

本网站的任何部分未经Design&Reuse许可,
不得复制,重发, 转载或以其他方式使用。